Physics, asked by royalkiran406, 1 year ago

Which of the following statement is true for high impedance nodes ? May be modeled as a open circuit May be modeled as a closed circuit These nodes can be verified by voltage measurement alone They are not floating nodes Assuming Wn and Wp to be widths of the NMOS and PMOS transistors of a Domino CMOS Logic, the value of tPHL (high-to-low propagation delay) is equal to Wn/Wp Wp/Wn Zero Wn + Wp For a 180 nm process the value of the unit delay is approximately 100 ps 12 ps 35 ps 55 ps If the output and the input capacitance of logic is Cout and Cin respectively then the value of electrical effort is Cin /Cout Cout /Cin 2Cin /Cout 2Cout /Cin Find the value of the logical effort of a NOR-2 gate whose delay is equivalent to a CMOS inverter whose Wp/Wn = 3/1, where Wp and Wn are the widths of the PMOS and NMOS respectively 5/3 7/3 11/5 7/4 A NAND-2 gate drives a NOR-2 gate of equal dimensions and capacitive loading, then the logical effort of the compound network will be 20/9 25/3 30/7 35/7 For a three stage digital logic design using NAND, NOR and MUX, in series, the total parasitic delay is 8 unit and the best stage effort is 6. The total delay from primary input to output is 27 25 26 21 The frequency of an N stage ring oscillator with the following parameters: Logical effort = Branching Effort = Electrical Effort = parasitic delay = 1 units and delay = 3 units is 1/4N 4N 6N 1/6N The time before the rising/falling clock edge till which the data must be stable for proper sampling of the data is referred to as Set-up Time Hold Time Clock Period Tc-q delay Memories based on positive feedback falls under the class of Astable Circuits Bistable Circuits Multivibrators Dynamic Circuits

Answers

Answered by manjulkartripathi
4

1a

2b

3a

4d

5c

6b

7a

8a

9b

10b

Answered by ankurbadani84
0

Answer:-

1.Which of the following statement is true for high impedance nodes ?

A.1 - A. May be modeled as a open circuit

- - - - - - -

2. Assuming Wn and Wp to be widths of the NMOS and PMOS transistors of a Domino CMOS Logic, the value of tPHL (high-to-low propagation delay) is equal to

A.2 - D. Wn + Wp

- - - - - - -

3.For a 180 nm process the value of the unit delay is approximately

A.3 - B. 12 ps

- - - - - - -

4. If the output and the input capacitance of logic is Cout and Cin respectively then the value of electrical effort is

A.4 - B. Cout /Cin

- - - - - -

5. Find the value of the logical effort of a NOR-2 gate whose delay is equivalent to a CMOS inverter whose Wp/Wn = 3/1, where Wp and Wn are the widths of the PMOS and NMOS respectively

A.5 -  D. 7/4

- - - - -

6. A NAND-2 gate drives a NOR-2 gate of equal dimensions and capacitive loading, then the logical effort of the compound network will be

A.6 - A. 20/9

- - - - - -

7. For a three stage digital logic design using NAND, NOR and MUX, in series, the total parasitic delay is 8 unit and the best stage effort is 6. The total delay from primary input to output is

A.7 - C. 26

- - - - - -

8. The frequency of an N stage ring oscillator with the following parameters: Logical effort = Branching Effort = Electrical Effort = parasitic delay = 1 units and delay = 3 units is A.

A.8 - D. 1/6N

- - - - - -

9. The time before the rising/falling clock edge till which the data must be stable for proper sampling of the data is referred to as

A.9 - A. Set-up Time

- - - - - -

10. Memories based on positive feedback falls under the class of

A.10 - B. Bistable Circuits

Similar questions